Quick Search


Tibetan singing bowl music,sound healing, remove negative energy.

528hz solfreggio music -  Attract Wealth and Abundance, Manifest Money and Increase Luck



 
Your forum announcement here!

  Free Advertising Forums | Free Advertising Board | Post Free Ads Forum | Free Advertising Forums Directory | Best Free Advertising Methods | Advertising Forums > Other Methods of FREE Advertising > Online Classifieds Directory

Online Classifieds Directory Online Classifieds are an often over looked method of FREE Advertising and way of getting your brand name out there, but just ask around...they work, if you work them.

Reply
 
Thread Tools Search this Thread Display Modes
Old 04-23-2011, 01:49 PM   #1
standard9755
First Lieutenant
 
Join Date: Mar 2011
Posts: 483
standard9755 is on a distinguished road
Default Office 2007 Ultimate issue with “transfer acknowl

hi,Microsoft Office 2007 Ultimate,
we are interfacing coldfire mcf5232 processor which has a fpga. processor accesses fpga registers using standard study create cycles (with no burst).
these read/write cycles are terminating centered on transnfer acknowledge signal. fpga is generating this signal when it's ready to write/ read the information.

we could read/write data when processor system clock is configured to 75mhz and 100 mhz. but it is not working when processor system clock is 150mhz.
we followed below mentioned steps to debug this issue.

step1 :

checked fpga input clock,Office 2007 Ultimate, processor clkout frequency on board. – all are correct.

processor clock clkout frequency
75mhz 37.5mhz
100mhz 50.0mhz
150mhz 75.0mhz

step2 :
we checked processor cycles termination register configuration to external termination is set. cscr5.8 (aa - auto acknowledge enable is 0)

step3 :
we configure system clock to 75mhz, we could create and read knowledge in fpga registers. processor write cycle is terminating after sampling “transfer acknowledge” signal. – as expected

step4 :
we configure system clock to 100mhz,Office 2010 Activation Key, we could write and go through information in fpga registers. processor compose cycle is terminating after sampling “transfer acknowledge” signal. – as expected

step5 :
we configure system clock to 150mhz,Office Pro 2010 Key, we saw in fpga integrated logic analyzer,Windows 7 Ultimate, processor chip select is going high before “transfer acknowledge” signal changing to low. can you please advise us why processor chip select is going high (termination of cycle) before sampling “transfer acknowledge” low.

step6 :
to check above misbehavior we tied fpga “transfer acknowledge” signal to permanently high and checked processor chip select behavior in integrated logic analyzer during processor write cycle .
for 75mhz and 100 mhz - we saw chip select signal is continuously low and not going high for 29 cycles.
for 150 mhz - even though transfer acknowledge signal is permanently high. chip select signal is going low and after 4 cycles it can be going high.

thanks in advance.
standard9755 is offline   Reply With Quote
Reply


Thread Tools Search this Thread
Search this Thread:

Advanced Search
Display Modes

Posting Rules
You may not post new threads
You may not post replies
You may not post attachments
You may not edit your posts

vB code is On
Smilies are On
[IMG] code is On
HTML code is Off


All times are GMT. The time now is 01:42 AM.

 

Powered by vBulletin Version 3.6.4
Copyright ©2000 - 2024, Jelsoft Enterprises Ltd.
Free Advertising Forums | Free Advertising Message Boards | Post Free Ads Forum